# TWENTIETHANNUAI

estConX

#### March 3 - 6, 2019

Hilton Phoenix / Mesa Hotel Mesa, Arizona

Archive

## **COPYRIGHT NOTICE**

The presentation(s)/poster(s) in this publication comprise the proceedings of the 2019 TestConX workshop. The content reflects the opinion of the authors and their respective companies. They are reproduced here as they were presented at the 2019 TestConX workshop. This version of the presentation or poster may differ from the version that was distributed in hardcopy & softcopy form at the 2019 TestConX workshop. The inclusion of the presentations/posters in this publication does not constitute an endorsement by TestConX or the workshop's sponsors.

There is NO copyright protection claimed on the presentation/poster content by TestConX. However, each presentation/poster is the work of the authors and their respective companies: as such, it is strongly encouraged that any use reflect proper acknowledgement to the appropriate source. Any questions regarding the use of any materials presented should be directed to the author(s) or their companies.

"TestConX" and the TestConX logo are trademarks of TestConX. All rights reserved.

Session 2B Presentation 4

#### TestConX 2019

On the Bus - Advanced bus protocols for validation

## A Scalable High Performance Mid-Bus Probing Solution for PCIe 4.0, 5.0, and Beyond

Xiao-Ming Gao Intel Corporation





TestConX Workshop

www.testconx.org

March 3-6, 2019

On the Bus - Advanced bus protocols for validation

#### Agenda

- Challenges of high speed I/O probing
- Pros and cons of existing probing solutions
- A new repeater based scalable mid-bus solution
- Case studies and simulation results
- Summary





On the Bus - Advanced bus protocols for validation



TestConX Workshop

On the Bus - Advanced bus protocols for validation



TestConX Workshop

On the Bus - Advanced bus protocols for validation

#### **Pros and Cons of Probing Solutions**

#### Probing interposer

- Expensive and requires design of new board
- Probing channel interconnect may add extra distortion

#### Mid-bus solutions

- Easy to implement by adding bifurcation resistor/capacitors
- Probing channel interconnect has lower distortion



A Scalable High Performance Mid-Bus Probing Solution for PCIe 4.0, 5.0, and Beyond



On the Bus - Advanced bus protocols for validation



TestConX Workshop

On the Bus - Advanced bus protocols for validation



On the Bus - Advanced bus protocols for validation

#### **PCB Board Stackups**



Stackup 1: Dielectric: FR4

Stackup 2: Dielectric: Megtron 6

#### Common topologies:

Through hole and blind viasMain channel on layer 16Probing channel on layer 20Main channel:8.8"Probing channel:3"

A Scalable High Performance Mid-Bus Probing Solution for PCIe 4.0, 5.0, and Beyond



TestConX Workshop

On the Bus - Advanced bus protocols for validation



TestConX Workshop

On the Bus - Advanced bus protocols for validation



TestConX Workshop

On the Bus - Advanced bus protocols for validation

#### **Channel Performance of Megtron 6 Board**



On the Bus - Advanced bus protocols for validation



TestConX Workshop

On the Bus - Advanced bus protocols for validation



TestConX Workshop

On the Bus - Advanced bus protocols for validation

#### FR4 Board PCIe Gen 4 Simulation Data



Repeater input



#### Repeater recovered data



A Scalable High Performance Mid-Bus Probing Solution for PCIe 4.0, 5.0, and Beyond



TestConX Workshop

On the Bus - Advanced bus protocols for validation

#### FR4 Board PCIe Gen 5 Simulation Data



#### Repeater input



#### Repeater recovered data



A Scalable High Performance Mid-Bus Probing Solution for PCIe 4.0, 5.0, and Beyond



TestConX Workshop

On the Bus - Advanced bus protocols for validation

#### Megtron 6 Board PCIe Gen 4 Simulation Data



Repeater input



#### Repeater recovered data



A Scalable High Performance Mid-Bus Probing Solution for PCIe 4.0, 5.0, and Beyond



TestConX Workshop

On the Bus - Advanced bus protocols for validation

#### **Megtron 6 Board PCIe Gen 5 Simulation Data**





Repeater recovered data

Test**ConX**®

A Scalable High Performance Mid-Bus Probing Solution for PCIe 4.0, 5.0, and Beyond



On the Bus - Advanced bus protocols for validation



TestConX Workshop

On the Bus - Advanced bus protocols for validation

#### Megtron 6 Board PCIe Gen 5 Simulation Data



Repeater Tx output



Protocol analyzer received data

TestConX®

A Scalable High Performance Mid-Bus Probing Solution for PCIe 4.0, 5.0, and Beyond



TestConX Workshop

On the Bus - Advanced bus protocols for validation

#### Summary

- PCIe Gen 4 and 5 probing demands high performance platform
- Current probing solutions introduce extra distortions and have bandwidth limitation
- A repeater based probing architecture provides superior performance
- New design also scales well with future higher speed I/O



A Scalable High Performance Mid-Bus Probing Solution for PCIe 4.0, 5.0, and Beyond



TestConX Workshop

On the Bus - Advanced bus protocols for validation

#### **Acknowledgements**

The author would like to thank Naveid Rahmatullah for his inputs and Ayman Abdo for the review.



A Scalable High Performance Mid-Bus Probing Solution for PCIe 4.0, 5.0, and Beyond



TestConX Workshop