# TWENTIETHANNUAI

estConX

#### March 3 - 6, 2019

Hilton Phoenix / Mesa Hotel Mesa, Arizona

Archive

## **COPYRIGHT NOTICE**

The presentation(s)/poster(s) in this publication comprise the proceedings of the 2019 TestConX workshop. The content reflects the opinion of the authors and their respective companies. They are reproduced here as they were presented at the 2019 TestConX workshop. This version of the presentation or poster may differ from the version that was distributed in hardcopy & softcopy form at the 2019 TestConX workshop. The inclusion of the presentations/posters in this publication does not constitute an endorsement by TestConX or the workshop's sponsors.

There is NO copyright protection claimed on the presentation/poster content by TestConX. However, each presentation/poster is the work of the authors and their respective companies: as such, it is strongly encouraged that any use reflect proper acknowledgement to the appropriate source. Any questions regarding the use of any materials presented should be directed to the author(s) or their companies.

"TestConX" and the TestConX logo are trademarks of TestConX. All rights reserved.

Session 1B Presentation 3

#### TestConX 2019

On the Bus - Advanced bus protocols for validation



TestConX Workshop

On the Bus - Advanced bus protocols for validation



TestConX Workshop

On the Bus - Advanced bus protocols for validation



- An typical I3C network consists of one master and one or more slaves
- SCL I3C Clock
  - Always driven by master
  - Always in push-pull mode
- SDA I3C Data
  - Driven by both master and slave
  - Sometimes open drain, sometimes push-pull

Test**ConX** 





| I3C Timing |                                                                                                                                                                                                                                                                                             |                                                                |                   |               |                          |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------|---------------|--------------------------|
| SDA        |                                                                                                                                                                                                                                                                                             | A3 / A2                                                        | A1 / A0           | RNW           | D7 D6                    |
| SCL        | C1 C2                                                                                                                                                                                                                                                                                       | C3 C4 C5                                                       | C6 C7             | C8 C9         | C <sub>pp</sub> 1        |
| Phase      | BUS IDLE START                                                                                                                                                                                                                                                                              | ADDR==7'b0000101                                               |                   | RNW==0 ACK==0 | DATA                     |
| Drive      |                                                                                                                                                                                                                                                                                             | Master                                                         |                   | Slave         | Master                   |
| Туре       |                                                                                                                                                                                                                                                                                             | Open Drain                                                     |                   | /             | Push Pull                |
| •          | <ul> <li>Each clock phase consists of two e</li> <li>Negedge SCL: Drive SDA</li> <li>Posedge SCL: Sample SDA</li> <li>During the slave driven phases:</li> <li>Master drives SCL</li> <li>Slave drives SDA on negedge SCL_delay</li> <li>Master samples SDA_delay on posedge SCL</li> </ul> | events:<br>SCL C8<br>SCL C8<br>SDA<br>SDA<br>SDA<br>SDA<br>SDA | Round trip timing |               | 2019                     |
|            | Test <b>ConX</b> ®                                                                                                                                                                                                                                                                          | Coping with I                                                  | Drive Sample      |               | 5 Revealed to the second |







On the Bus - Advanced bus protocols for validation



TestConX Workshop





On the Bus - Advanced bus protocols for validation



TestConX Workshop



