# Burn-in & Test Socket Workshop

March 6-9, 2005 Hilton Phoenix East / Mesa Hotel Mesa, Arizona

ARCHIVE



# **COPYRIGHT NOTICE**

- The papers in this publication comprise the proceedings of the 2005 BiTS Workshop. They reflect the authors' opinions and are reproduced as presented, without change. Their inclusion in this publication does not constitute an endorsement by the BiTS Workshop, the sponsors, BiTS Workshop LLC, or the authors.
- There is NO copyright protection claimed by this publication or the authors. However, each presentation is the work of the authors and their respective companies: as such, it is strongly suggested that any use reflect proper acknowledgement to the appropriate source. Any questions regarding the use of any materials presented should be directed to the author/s or their companies.
- The BiTS logo and 'Burn-in & Test Socket Workshop' are trademarks of BiTS Workshop LLC.



# **Technical Program**

## Panel Discussion Sunday 3/06/05 8:00PM

## <u>"Thermal Issues Related To Devices Of Today And</u> Tomorrow, What Can We Expect Moving Forward?"

### <u>Moderator:</u> Panel Members:

#### **Fred Taber**

Ken Heiman Chris Lopez Mike Noel Steve Steps Mike Ramsey Dave Gardell Jim Rhodes IBM Microelectronics (ret.)

Micro Control Company Wells-CTI Freescale AEHR Test Systems Plastronics IBM Microelectronics Unisys







#### **High Power Burn-In 2005**

# **Packaged Part Burn-In Challenges**

- Upward trend in Burn-In Power
  - Voltage dropping
  - Significantly higher currents
- Power is becoming leakage related versus frequency related
- Individual temperature control
  - Helps control part to part to part temperature variation
  - Total oven thermal load is the sum of all part maximums
- Summary: solutions will involve all parts of the system





3/8/2005

Steps – Panel on Thermal

# Wafer Level Burn-In Challenges

- Same issues as packaged parts, plus...
- Single dimensional heat removal
- For high performance IC processes
  - Total wafer wattage is fixed
  - Issue is heat density (W/m<sup>2)</sup>
- Most wafers: trivial
- High performance: Should be possible, but not trivial



## Contact Temperature Rise

- $\Delta T = I^2 L^2 / 2 \nu \kappa A^2$ 
  - $-\Delta T$  = Temperature Rise
  - -I = Current
  - -L = Contact Length
  - -A = Cross Sectional Area
  - $-\nu$  = Electrical Conductivity
  - K = Thermal Conductivity



www.PlastronicsUSA.com

## **High-Power Test -> Point-Counterpoint**

#### Customer Expectation on Capital cost

- P Always lower capital costs
- C Increase functionality

#### > Thermal Control - Mechanical

- P Power levels increasing
- C Die or lid size decreasing

#### > Power Delivery Demand

- P Technology– lower voltage, higher current, same delivery path
- C High density, moveable BIBs still the demand

#### > Total Cost of Ownership

- P Automation centric solutions are ripe for lowering TCO
- C Customers unwilling to make the conceptual change

